## **Table of Contents**

| STUN Runner™ Main Wiring Diagram                                                                | . Page 1   |
|-------------------------------------------------------------------------------------------------|------------|
| STUN Runner™ Multisync Game PCB                                                                 | Page 2-11  |
| STUN Runner™ SA Audio II PCB                                                                    | Page 12-13 |
| Power Supply and Coin Door Wiring Diagrams and<br>Schematic Diagram for the Hitron Power Supply | . Page 14  |
| STUN Runner™ Memory Map                                                                         | . Page 15  |



Atari Games Corporation • P.O. Box 361110 • Milpitas, CA 95035 • (408) 434-3950 • Telex 5101007850



111 111 111 111 111 111 111

1111

111:111

111:111

11 11 11 11 11 11 11

1st printing

Schematic Package Supplement to Operator's Manual

**NOTE** 

111 111 111 111 111

111 111 111 111

111/11/11/11/11

11 11 11 11 11 11 11 11 11 11

In In the the the the the the 11 in

11 11:11:11 11 11:11

This staple temporari- 🗎 📉 ly holds the schematic package together. Remove the staple before using these schematics.



111 111 11 11 11 111 111

11. 11. (11. (11. 11. 11. 11.

9/89

111.111

111 111





NOT LOADED



#### NOTICE TO ALL PERSONS RECEIVING THIS DRAWING

+50

R130

RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari Games Corporation, Milpitas, CA. This drawing is only conditionally issued and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing, or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

## S.T.U.N. Runner™ Multisync Game **PCB Schematic Diagram**







## NOTICE TO ALL PERSONS RECEIVING THIS DRAWING

CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari Games Corporation, Milpitas, CA. This drawing is only conditionally issued and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical informa-tion shown thereon, nor any right to reproduce this drawing, or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture under the corpora tion's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

## S.T.U.N. Runner<sup>TM</sup> Multisync Game **PCB Schematic Diagram**



© 1989 Atari Games Corporation

SP-338 Page 3 1st printing



## NOTICE TO ALL PERSONS RECEIVING THIS DRAWING

#### CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari

out the specific written permission of Atari Games Corporation, Milpitas, CA. This drawing is only conditionally issued and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing, or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

## S.T.U.N. Runner™ Multisync Game PCB Schematic Diagram



© 1989 Atari Games Corporation 044998-11 B SP-338 Page 4 1st printing



### NOTICE TO ALL PERSONS RECEIVING THIS DRAWING

CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari Games Corporation, Milpitas, CA. This drawing is only conditionally issued and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing, or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

## S.T.U.N. Runner™ Multisync Game PCB Schematic Diagram



SP-338 Page 5 1st printing



© 1989 Atari Games Corporation

**ATARI** 

tion's written license, no right is granted to reproduce this drawing or the subject matter

thereof, unless by written agreement with or

written permission from the corporation.

SP-338 Page 6 1st printing



#### NOTICE TO ALL PERSONS RECEIVING THIS DRAWING

CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari
Games Corporation, Milpitas, CA. This drawing
is only conditionally issued and neither receipt
nor possession thereof confers or transfers any
right in, or license to use, the subject matter of
the drawing or any design or technical information shown thereon, nor any right to reproduce
this drawing, or any part thereof. Except for
manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation's written license, no right is granted to
reproduce this drawing or the subject matter
thereof, unless by written agreement with or
written permission from the corporation.

## S.T.U.N. Runner™ Multisync Game PCB Schematic Diagram



© 1989 Atari Games Corporation
044998-11 B

SP-338 Page 7 1st printing





#### NOTICE TO ALL PERSONS RECEIVING THIS DRAWING

CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari Games Corporation, Milpitas, CA. This drawing is only conditionally issued and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing, or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

## S.T.U.N. Runner™ Multisync Game PCB Schematic Diagram



© 1989 Atari Games Corporation 044998-11 B

/SCBUSY

/CENTER

/SW2

/SH2

160C

0814

0813

0612

DB10

089

DB8

085

084

083

DB2

081

SP-338 Page 8 1st printing



© 1989 Atari Games Corporation

thereof, unless by written agreement with or

vritten permission from the corporation.

GAMES



# Correct Jumper Settings for S.T.U.N. RUNNER

| Jumper | Setting |
|--------|---------|
| Speed  | A, B    |
| BCLK   | QB      |
| VCLK   | QB/2    |

#### NOTICE TO ALL PERSONS

RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari Games Corporation, Milpitas, CA. This drawing is only conditionally issued and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing, or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

## S.T.U.N. Runner™ Multisync Game PCB Schematic Diagram



© 1989 Atari Games Corporation 044998-11 B SP-338 Page 10 1st printing







THIS SHEET NOT LOADED

#### NOTICE TO ALL PERSONS RECEIVING THIS DRAWING

RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden with-

out the specific written permission of Atari Games Corporation, Milpitas, CA. This drawing is only conditionally issued and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing, or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

### S.T.U.N. Runner™ Multisync Game PCB Schematic Diagram



Pľ

SP-338 Sheet 11 1st printing

© 1989 Atari Games Corporation 044998-11 B



### NOTICE TO ALL PERSONS RECEIVING THIS DRAWING CONFIDENTIAL: Reproduction forbidden with-

out the specific written permission of Atari Games Corporation, Milpitas, CA. This drawing is only conditionally issued and neither receipt

is only conditionally issued and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing, or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation. tion's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

## S.T.U.N. Runner<sup>TM</sup> SA Audio II **PCB Schematic Diagram**



SP-338 Page 12 © 1989 Atari Games Corporation 1st printing



#### NOTICE TO ALL PERSONS

RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari
Games Corporation, Milpitas, CA. This drawing
is only conditionally issued and neither receipt
nor possession thereof confers or transfers any
right in, or license to use, the subject matter of
the drawing or any design or technical information shown thereon, nor any right to reproduce
this drawing, or any part thereof. Except for
manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation's written license, no right is granted to
reproduce this drawing or the subject matter
thereof, unless by written agreement with or
written permission from the corporation.

## S.T.U.N. Runner™ SA Audio II PCB Schematic Diagram



© 1989 Atari Games Corporation 047150-01 B SP-338 Page 13 1st printing



## **Switching/Linear Power Supply**





Coin Door Wiring Diagram

#### NOTICE TO ALL PERSONS RECEIVING THIS DRAWING

CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari Games Corporation, Milpitas, CA. This drawing is only conditionally issued and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing, or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

Switching/Linear Power Supply, Hitron 5V, 10A Switching Power Supply, and Coin Door Wiring Diagrams



TARI • 15

© 1989 Atari Games Corporation
A046990-01 A, 149003-003, & 171027-001

SP-338 Page 14

1st printing

## **Main Board Memory Map**

|                                                                                      |                                                                                                      | ROM                                                      | IEN: Program ROM                                                                              | Read Only         |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------|
| 00 0000 - 01 FFF<br>02 0000 - 03 FFF<br>04 0000 - 05 FFF<br>06 0000 - 07 FFF         | F<br>F                                                                                               | ROM 0<br>ROM 1<br>ROM 2<br>ROM 3                         | 128K Bytes<br>128K Bytes<br>128K Bytes<br>128K Bytes                                          |                   |
| 08 0000 - 09 FFF<br>0A 0000 - 0B FFF<br>0C 0000 - 0D FFF<br>0E 0000 - 0F FFF         | FF<br>FF                                                                                             | ROM 4<br>ROM 5<br>ROM 6<br>ROM 7                         | 128K Bytes<br>128K Bytes<br>128K Bytes<br>128K Bytes                                          |                   |
|                                                                                      |                                                                                                      | ОРТО                                                     | ): Optical Steering W                                                                         | /heel Reader      |
| 40 0000<br>40 4000<br>40 8000                                                        | {R}<br>{W}<br>{W}                                                                                    | OPTORD<br>OPTORES<br>CENRES                              | Read the Optical Counter<br>Reset the Optical Counter<br>Reset the Optical Center Fi          | ag                |
| 60 0000<br>60 4000<br>60 4000                                                        | {R/W}<br>{R}<br>{W}                                                                                  | SCOM<br>SCRES                                            | NBUS<br>Serial Sound Communication<br>Reset SCOM IC (Address Statches on Address Strobe       | Strobe) READ ONLY |
| 60 4000<br>60 4002                                                                   | LED 1 off<br>LED 2 off                                                                               |                                                          |                                                                                               |                   |
| 60 4004<br>60 4006<br>60 4008<br>60 400A<br>60 400C<br>60 400E                       | LC1ON<br>LC2ON<br>ZP1WEN<br>ZP2WDIS<br>GSP Rese<br>MSP Rese                                          |                                                          | Aux Control 1 High<br>Aux Control 2 High<br>ZeroPower RAM Enable 1<br>ZeroPower RAM Disable 2 |                   |
| 60 4010<br>60 4012<br>60 4014<br>60 4016<br>60 4018<br>60 401A<br>60 401C<br>60 401E | LED 1 on<br>LED 2 on<br>LC1OFF<br>LC2OFF<br>ZP1WDIS<br>ZP2WEN<br>GSP Rese<br>MSP Rese                |                                                          | Aux Control 1 High<br>Aux Control 2 High<br>ZeroPower RAM Disable 1<br>ZeroPower RAM Enable 2 |                   |
| 60 8000<br>60 C000                                                                   | (W)<br>{R}                                                                                           | WDCLR<br>SW1                                             | Clear Watch Dog (Address                                                                      | Strobe)           |
| D15<br>D14<br>D13<br>D12<br>D11<br>D10<br>D9<br>D8                                   | Option Sw<br>Option Sw<br>Option Sw<br>Option Sw<br>Option Sw<br>Option Sw<br>Option Sw<br>Option Sw | itch 6<br>itch 5<br>itch 4<br>itch 3<br>itch 2<br>itch 1 | (0' = on)<br>(0' = on)<br>(0' = on)<br>(0' = on)<br>(0' = on)                                 |                   |
| D7<br>D6<br>D5                                                                       | Coin Swite<br>Coin Swite<br>Seif-Test S                                                              | th 2                                                     | (0, = ou)<br>(0, = ou)                                                                        |                   |

## Main Board Memory Map, Contd.

| D4<br>D3<br>D2<br>D1<br>D0                              | 8 Bit ADC, End of Conversion = '1' 12 Bit A/D, End of Conversion = '1' Vertical Sync from GSP Horizontal Sync from GSP Diagnostic Switch ('0' = on) |                                                                                            |  |  |
|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|--|
| 60 C000                                                 | {W}                                                                                                                                                 | Clear Timer IRQ (Address Strobe)                                                           |  |  |
|                                                         |                                                                                                                                                     | LSBUS                                                                                      |  |  |
| A0 0000<br>A0 0000                                      | {R}<br>{W}<br>Latches on                                                                                                                            | WR0, Write to Shifter Interface and Coin Counters. Address Strobe (Data is ignored)        |  |  |
| A0 0000<br>A0 0002<br>A0 0004<br>A0 0006                | SEL 1 Low<br>SEL 2 Low<br>SEL 3 Low                                                                                                                 | ,                                                                                          |  |  |
| A0 0008<br>A0 000A                                      | SEL 4 Low                                                                                                                                           |                                                                                            |  |  |
| A0 000C<br>A0 000E                                      | Coin Cointe                                                                                                                                         |                                                                                            |  |  |
| A0 0010<br>A0 0012<br>A0 0014<br>A0 0016                | SEL 1 High<br>SEL 2 High<br>SEL 3 High                                                                                                              | 1                                                                                          |  |  |
| A0 0018                                                 | SEL 4 High                                                                                                                                          |                                                                                            |  |  |
| A0 001A<br>A0 001C<br>A0 001E                           | Coin Count                                                                                                                                          |                                                                                            |  |  |
| A8 0000<br>A8 0000                                      | {R}<br>{W}                                                                                                                                          | /SW2, Sixteen External Switch Inputs<br>/WR1, Shifter Interface Latch, D8 - D15            |  |  |
| B0 0000<br>B0 0000                                      | {R}<br>{W}                                                                                                                                          | /RD2, Read 8 Bit A/D<br>/WR2, Steering Wheel Latch, D8- D15                                |  |  |
| B8 0000<br>B8 0000                                      | {R}<br>{W}                                                                                                                                          | /RD3, Read 12 Bit A/D<br>/WR3, A/D Control                                                 |  |  |
| D8 - AD12BS<br>D7 - AD12CON<br>D6 - AD12B<br>D5 - AD12A |                                                                                                                                                     | 12 Bit A/D Byte Select<br>12 Bit A/D Write<br>12 Bit A/D Address 1<br>12 Bit A/D Address 0 |  |  |
| D3 - ALE, SC<br>D2 - ADDC<br>D1 - ADDB<br>D0 - ADDA     | 8 Bit A/D V                                                                                                                                         | Vrite<br>8 Bit A/D Address C<br>8 Bit A/D Address B<br>8 Bit A/D Address A                 |  |  |
|                                                         |                                                                                                                                                     | RAMEN: Ram and DUART {R/W                                                                  |  |  |
| FF 0000<br>FF 4000<br>FF 8000<br>FF C000                | - FF BFFF                                                                                                                                           | ZRAM (4K Bytes)<br>RAM 0 (16K Bytes)<br>RAM 1 (16K Bytes)                                  |  |  |
|                                                         |                                                                                                                                                     |                                                                                            |  |  |

## NOTICE TO ALL PERSONS RECEIVING THIS DRAWING

RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari Games Corporation, Milpitas, CA. This drawing is only conditionally issued and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing, or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

S.T.U.N. Runner™ Memory Map



© 1989 Atari Games Corporation

SP-338 Page 15 1st printing